## Power-Estimation for On-Chip VLSI Distributed RLC Global Interconnect Using Model Order Reduction Technique

Rajib Kar, Vikas Maheshwari, Md. Maqbool, Ashis K. Mal, A.K.Bhattacharjee Department of Electronics and Communication Engg.

NIT Durgapur-713209, INDIA

## **ABSTRACT**

Power is increasingly becoming the bottleneck for the design of high performance VLSI circuits. It is essential to analyze how the various components of power are likely to scale in the future, thereby identifying the key problematic areas. While most analysis focus on the timing aspects of interconnects, power consumption is also important. In this paper, the power distribution estimation of interconnects is studied using a reduced-order model [1]. The relation between power consumption and the poles and residues of a transfer function is derived, and an appropriate driver model is developed, allowing power consumption to be computed efficiently.

The full text of the article is not available in the cache. Kindly refer the IJCA digital library at <a href="www.ijcaonline.org">www.ijcaonline.org</a> for the complete article. In case, you face problems while downloading the full-text, please send a mail to editor at <a href="editor@ijcaonline.org">editor@ijcaonline.org</a>