CFP last date
22 April 2024
Reseach Article

StreamIF - High Performance Memory Interface for Reconfigurable Operating Systems on Xilinx ZedBoard Platform

by Taner Guven, Suhap Sahin
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 168 - Number 6
Year of Publication: 2017
Authors: Taner Guven, Suhap Sahin
10.5120/ijca2017914354

Taner Guven, Suhap Sahin . StreamIF - High Performance Memory Interface for Reconfigurable Operating Systems on Xilinx ZedBoard Platform. International Journal of Computer Applications. 168, 6 ( Jun 2017), 1-5. DOI=10.5120/ijca2017914354

@article{ 10.5120/ijca2017914354,
author = { Taner Guven, Suhap Sahin },
title = { StreamIF - High Performance Memory Interface for Reconfigurable Operating Systems on Xilinx ZedBoard Platform },
journal = { International Journal of Computer Applications },
issue_date = { Jun 2017 },
volume = { 168 },
number = { 6 },
month = { Jun },
year = { 2017 },
issn = { 0975-8887 },
pages = { 1-5 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume168/number6/27876-2017914354/ },
doi = { 10.5120/ijca2017914354 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-07T00:15:23.035640+05:30
%A Taner Guven
%A Suhap Sahin
%T StreamIF - High Performance Memory Interface for Reconfigurable Operating Systems on Xilinx ZedBoard Platform
%J International Journal of Computer Applications
%@ 0975-8887
%V 168
%N 6
%P 1-5
%D 2017
%I Foundation of Computer Science (FCS), NY, USA
Abstract

Today, FPGA-based Hardware/Software Co-design applications are frequently used in many areas such as high performance computing, video processing, automation, automotive, and communications. Since there is not any standardized operating system used for FPGA applications, it is usually required to start developing from scratch for both software and hardware. Although this need is met partly by the Reconfigurable Operating System studies, it has not been reached yet to the level of performance of bare-metal applications. In this article, the design and implementation of the memory interface, which was developed for high performance data transfer between software and hardware in reconfigurable operating systems, was described. The memory interface (StreamIF), which was developed as open source, was verified with the ReconOS operating system in "Xilinx Zedboard Zynq-7000 SoC Development Board".

References
  1. So, H.K.H. and Brodersen, R., 2008. A unified hardware/software runtime environment for FPGA-based reconfigurable computers using BORPH. ACM Transactions on Embedded Computing Systems (TECS), 7(2), p.14.
  2. Andrews, D., Sass, R., Anderson, E., Agron, J., Peck, W., Stevens, J., Baijot, F. and Komp, E., 2008. Achieving programming model abstractions for reconfigurable computing. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 16(1), pp.34-44.
  3. Jozwik, K., Honda, S., Edahiro, M., Tomiyama, H. and Takada, H., 2013. Rainbow: An operating system for software-hardware multitasking on dynamically partially reconfigurable fpgas. International Journal of Reconfigurable Computing, 2013, p.5.
  4. Agne, A., Happe, M., Keller, A., Lubbers, E., Plattner, B., Platzner, M. and Plessl, C., 2014. ReconOS: An operating system approach for reconfigurable computing. IEEE Micro, 34(1), pp.60-71.
  5. Wang, Y., Zhou, X., Wang, L., Yan, J., Luk, W., Peng, C. and Tong, J., 2013. Spread: A streaming-based partially reconfigurable architecture and programming model. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 21(12), pp.2179-2192.
  6. Lucero, J. and Arbel, Y., 2012. Designing High-Performance Video Systems with the Zynq-7000 All Programmable SoC.
  7. ZedBoard. [Online]. Available: https://www.xilinx.com/ products/boards-and-kits/1-8dyf-11.html, accessed May. 11, 2015.
  8. Architecture of ReconOS, [Online]. Available: http:// www.reconos.de/documentation/architecture/, accessed May. 11, 2015.
  9. Crockett, L.H., Elliot, R.A., Enderwitz, M.A. and Stewart, R.W., 2014. The Zynq Book: Embedded Processing with the Arm Cortex-A9 on the Xilinx Zynq-7000 All Programmable Soc. Strathclyde Academic Media.
  10. AMBA AXI and ACE Protocol Specification. [Online]. Available: http://infocenter.arm.com/help/index.jsp?topic =/com.arm.doc.ihi0022e/index.html, accessed Mar. 15, 2016.
  11. AMBA AXI4-Stream Protocol Specification. [Online]. Available: http://infocenter.arm.com/help/index.jsp?topic =/com.arm.doc.ihi0051a/index.html, accessed Mar. 15, 2016.
  12. AXI Interconnect (v1.06.a). [Online]. Available: https://www.xilinx.com/support/documentation/ip_documentation/axi_interconnect/v1_06_a/ds768_axi_interconnect.pdf, accessed Sep. 28, 2016
  13. Zynq-7000 All Programmable SoC Technical Reference Manual. [Online]. Available: https://www.xilinx.com/ support/documentation/user_guides/ug585-Zynq-7000-TRM.pdf, accessed Nov. 9, 2016.
  14. StreamIF source codes. [Online]. Available: https://github.com/tanerguven/StreamIF, accessed May. 9, 2017
  15. StreamIF ReconOS test codes. [Online]. Available: https://github.com/tanerguven/ReconOS-StreamIF-tests /tree/201705-StreamIF-Article, accessed May. 9, 2017
Index Terms

Computer Science
Information Sciences

Keywords

FPGA Memory Interface Zynq-7000 AXI Stream AXI DMA