CFP last date
22 April 2024
Reseach Article

Calculation of Leakage Current in CMOS Circuit Design in DSM Technology

by Shyam Mani Pandey, Paresh Rawat
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 155 - Number 11
Year of Publication: 2016
Authors: Shyam Mani Pandey, Paresh Rawat
10.5120/ijca2016912432

Shyam Mani Pandey, Paresh Rawat . Calculation of Leakage Current in CMOS Circuit Design in DSM Technology. International Journal of Computer Applications. 155, 11 ( Dec 2016), 22-26. DOI=10.5120/ijca2016912432

@article{ 10.5120/ijca2016912432,
author = { Shyam Mani Pandey, Paresh Rawat },
title = { Calculation of Leakage Current in CMOS Circuit Design in DSM Technology },
journal = { International Journal of Computer Applications },
issue_date = { Dec 2016 },
volume = { 155 },
number = { 11 },
month = { Dec },
year = { 2016 },
issn = { 0975-8887 },
pages = { 22-26 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume155/number11/26651-2016912432/ },
doi = { 10.5120/ijca2016912432 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-07T00:01:01.554485+05:30
%A Shyam Mani Pandey
%A Paresh Rawat
%T Calculation of Leakage Current in CMOS Circuit Design in DSM Technology
%J International Journal of Computer Applications
%@ 0975-8887
%V 155
%N 11
%P 22-26
%D 2016
%I Foundation of Computer Science (FCS), NY, USA
Abstract

With the continuously growing quest for miniaturization of circuit technology, one of the prime focuses of the research has shifted in the direction of ultra low power circuit designs. As the size of chips is shrinking and the density is increasing simultaneously, losses are increasing mostly in the form of power dissipation. Based on various parameters of performance evaluation in a VLSI circuit and the continuously growing quest for highly efficient and ultra shrunk devices, has compelled the researchers and designers to come up with improved designs which are highly efficient and feasible. In this Paper we have calculate leakage power at different input vector combination with different technology to identify the effect of channel length reduction in CMOS technology. All simulation is performed over on Conventional NAND gate with variation of transistor by using Berkley Predictive Technology Mode at 65nm technology by using HSPICE simulator and analyse in terms Power consumption, delay and PDP with supply voltage of 1V at 100MHz frequency.

References
  1. Bohr MT. “Nanotechnology goals and challenges for electronic applications. IEEE Transactions on Nanotechnology”, pp. 56–62, March 2002.
  2. The International Technology Roadmap for Semiconductors, http://public.itrs.net/, Nov 2003.
  3. W Daasch, C Lim, and G Cai, “Design of VLSI CMOS Circuits under Thermal Constraint”, IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, vol. 49, no. 8, pp. 589–593, Aug 2002.
  4. Ronen R. et al,“Coming challenges in microarchitecture and architecture”, Proceedings of the IEEE., vol. 89, no. 3, pp. 325–340, March 2001.
  5. Takahashi O, Dhong SH, Hofstee P, Silberman J., “High-Speed, power-consciouscircuit design techniques for high-performance computing”, Proceedings of the IEEE International Symposium on VLSI Technology, Systems, and Applications, pp. 279–282, December 2001.
  6. Borkar S., “Design challenges of technology scaling”, IEEE Micro., vol. 19, pp. 23–29. July/August 1999.
  7. Roy K, Prasad SC., Low-Power CMOS VLSI Circuit Design, John Wiley & Sons, Inc. 2000.
  8. Flynn MJ, Hung P, Rudd KW., “Deep submicron microprocessor design issues”, IEEE Micro., vol. 19, pp.11–22, July/August 1999
  9. Borkar S., “Obeying Moore‟s law beyond 0.18 micron.”, Proceedings of the IEEE International ASIC/SOC Conference, pp. 26–31, September 2000.
  10. Chandrakasan AP, Brodersen RW., Low Power CMOS Digital Design, Kluwer Academic:Norwell, MA, 1995.
  11. A. Agarwal, S. Mukhopadhyay, A. Raychowdhury, K. Roy, C.H. Kim, “Leakage power analysis and reduction for nano scale circuits”, IEEE Micro, vol. 26, no. 2, pp. 68–80, 2006.
  12. International Technology Roadmap for Semiconductors (ITRS) 2001, 2002, Courtesy: Moore‟s Law meets static power, Computer, December 2003, IEEE Computer Society.
  13. Paulo F. Butzen, Leomar S.da RosaJr, Erasmo J.D. Chiappetta Filho , Andre´ I. Reis , Renato P. Ribas, “Standby power consumption estimation by interacting leakage current mechanisms in nanoscaled CMOS digital circuits”, Microelectronics Journal, vol. 41,no. 4, pp.247–255, 2010.
  14. S. Mutoh et al., “1-V Power Supply High-speed Digital Circuit Technology with Multithreshold-Voltage CMOS,” IEEE Journal ofSolis-State Circuits, Vol. 30, No. 8, pp. 847-854, August 1995.
  15. M. Powell, S.-H. Yang, B. Falsafi, K. Roy and T. N. Vijay kumar, “Gated-Vdd: A Circuit Technique to Reduce Leakage in Deep submicron Cache Memories,” International Symposium on Low Power Electronics and Design, pp. 90-95, July2000.
  16. K.-S. Min, H. Kawaguchi and T. Sakurai, “Zigzag Super Cut-off CMOS (ZSCCMOS) Block Activation with Self-Adaptive Voltage Level Controller: An Alternative to Clock-gating Scheme in Leakage Dominant Era,” IEEE International Solid-State Circuits Conference, pp. 400-401, February 2003.
  17. Z. Chen, M. Johnson, L. Wei and K. Roy, “Estimation of Standby Leakage Power in CMOS Circuits Considering Accurate Modeling of Transistor Stacks,” International Symposium on Low Power Electronics and Design, pp. 239-244, August 1998.
  18. J.C. Park, V. J. Mooney III and P. Pfeiffenberger, “Sleepy Stack Reduction of Leakage Power,” Proceeding of the International Workshop on Power and Timing Modeling, Optimization and Simulation, pp. 148-158, September 2004.
  19. . Kahng, S. Muddu, P. Sharma, “Defocus-aware leakage estimationand control,” International Symposium on Low Power Electronicsand Design, pp. 263-268, Aug. 2005.
  20. . Ribes, J. Mitard, M. Denais, S. Bruyere, F. Monsieur,C.Parthasarathy, E. Vincent, and G. Ghibaudo, “Review on high-kdielectrics reliability issues,” IEEE Transactions on Device and materials Reliability, Vol. 5, Issue 1, pp. 5-19, March 2005.
  21. S. Kim and V. Mooney, “The Sleepy Keeper Approach: Methodolgy, Layout and Power Results for a 4bit Adder,” Technical Report GITCERCS- 06-03, Georgia Institute of Technology, March 2006.
  22. K. Flautner, N. S. Kim, S. Martin, D. Blaauw, and T. Mudge, “Drowsy Caches: Simple Techniques for Reducing Leakage Power,” Proceedings of the International Symposium on Computer Architecture, pp. 148-157, May 2002.
  23. H. Hanson, et al. Static energy reduction techniques for microprocessor caches. In. Proc. of the Int. Conf. Computer Design, 2001.
Index Terms

Computer Science
Information Sciences

Keywords

Low Power Variation in NAND Gate CMOS GIDL PDP.