CFP last date
22 April 2024
Call for Paper
May Edition
IJCA solicits high quality original research papers for the upcoming May edition of the journal. The last date of research paper submission is 22 April 2024

Submit your paper
Know more
Reseach Article

Design and Analysis of Different Types of Combinational Circuit using Reversible Gate

by Reena Mannewar, Pankaj Kumar Vyas, Paresh Rawat
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 182 - Number 29
Year of Publication: 2018
Authors: Reena Mannewar, Pankaj Kumar Vyas, Paresh Rawat
10.5120/ijca2018918157

Reena Mannewar, Pankaj Kumar Vyas, Paresh Rawat . Design and Analysis of Different Types of Combinational Circuit using Reversible Gate. International Journal of Computer Applications. 182, 29 ( Nov 2018), 29-33. DOI=10.5120/ijca2018918157

@article{ 10.5120/ijca2018918157,
author = { Reena Mannewar, Pankaj Kumar Vyas, Paresh Rawat },
title = { Design and Analysis of Different Types of Combinational Circuit using Reversible Gate },
journal = { International Journal of Computer Applications },
issue_date = { Nov 2018 },
volume = { 182 },
number = { 29 },
month = { Nov },
year = { 2018 },
issn = { 0975-8887 },
pages = { 29-33 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume182/number29/30166-2018918157/ },
doi = { 10.5120/ijca2018918157 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-07T01:12:51.027489+05:30
%A Reena Mannewar
%A Pankaj Kumar Vyas
%A Paresh Rawat
%T Design and Analysis of Different Types of Combinational Circuit using Reversible Gate
%J International Journal of Computer Applications
%@ 0975-8887
%V 182
%N 29
%P 29-33
%D 2018
%I Foundation of Computer Science (FCS), NY, USA
Abstract

Most traditional computers lose information during the process of computation. Reversible computation is different from the traditional computation in that it preserves information while manipulating it. Energy dissipation is proportional to the number of bits lost during computation. Power dissipation can be negligible if overall design consisting of reversible logic only. The area of reversible logic has received great importance in recent years because of its beneficial feature of reduction in power dissipation. In this design different types of combinational circuit i.e. reversible multiplexer (RM), reversible de-multiplexer (RDM), reversible encoder (RE) and reversible decoder (RD). This paper represents the new methods and approaches to implement the components of the processor and modified design is to utilize advantages of existing techniques and at the same time overcoming drawbacks.

References
  1. Gopi Chand Naguboina and K. Anusudha, “Design and Synthesis of Combinational Circuits Using Reversible Decoder in Xilinx”, IEEE International Conference on Computer, Communication, and Signal Processing (ICCCSP-2017).
  2. Marcin Bryk ,  Krzysztof Gracki , Paweł Kerntopf , Marek Pawłowski , Andrzej Skorupski, “Encryption using reconfigurable reversible logic gate and its simulation in FPGAs”, Mixed Design of Integrated Circuits and Systems, 2016 MIXDES - 23rd International Conference IEEE Xplore: 04 August 2016.
  3. Umesh kumar , Lavisha Sahu, Uma Sharma, “Performance Evaluation of Reversible Logic Gates”, International Conference on ICT in Business Industry & Government (ICTBIG), IEEE 2016.
  4. Lafifa Jamal and Hafiz Md. Hasan Babu, “Design and Implementation of a Reversible Central Processing Unit”, IEEE Computer Society Annual Symposium on VLSI, 2015.
  5. Junchaw Wing and Ken Choi, “A Carry look ahead adder designed by reversible logic”, SOC Design Conference (ISOCC), International Conference on IEEE 2015.
  6. D. Grobe, R. Wille, G.W. Dueck, and R. Drechsler, “Exact multiple control Toffoli network synthesis with sat techniques”, IEEE Transaction on CAD, 2014.
  7. P. Gupta, A. Agarwal, and N. K. Jha, “An algorithm for synthesis of reversible logic circuits”, IEEE Transaction on Computer-Aided Design, Vol. 25, Issue 11, Nov. 2012.
  8. V. V. Shende, A.K. Prasad, I.L. Markov, and J.P. Hayes, “Synthesis of reversible logic circuits”, IEEE Transaction on CAD, Vol. 22, Issue 10, Oct. 2012.
  9. D. Grbe, R. Wille, G. W. Dueck, and R. Drechsler, “Exact synthesis of elementary quantum gate circuits for reversible functions with dont cares”, in Process of the International Symposia on Multi-Valued Logic, pages 214–219, Dallas, Texas, May 2012.
  10. Madhusmita Mahapatro, Sisira kanta Panda and Jagannath Satpathy, “Design of Arithmetic Circuits Using Reversible Logic Gates and Power Dissipation Calculation”, Electronic System Design (ISED), International Symposium on electronic system design, 2011.
  11. Michael Nachtigal, “Design of a Reversible Floating-Point Adder Architecture”, 11th IEEE International Conference on Nanotechnology Portland Marriott, IEEE 2011.
Index Terms

Computer Science
Information Sciences

Keywords

CMOS Technology Reversible Gate Multiplexer Encoder