CFP last date
20 May 2024
Reseach Article

Design and Simulation of 2:4 Decoder using Hybrid Set-MOS Technology

by Daya Nand Gupta, S. R. P. Sinha
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 133 - Number 1
Year of Publication: 2016
Authors: Daya Nand Gupta, S. R. P. Sinha
10.5120/ijca2016906943

Daya Nand Gupta, S. R. P. Sinha . Design and Simulation of 2:4 Decoder using Hybrid Set-MOS Technology. International Journal of Computer Applications. 133, 1 ( January 2016), 1-7. DOI=10.5120/ijca2016906943

@article{ 10.5120/ijca2016906943,
author = { Daya Nand Gupta, S. R. P. Sinha },
title = { Design and Simulation of 2:4 Decoder using Hybrid Set-MOS Technology },
journal = { International Journal of Computer Applications },
issue_date = { January 2016 },
volume = { 133 },
number = { 1 },
month = { January },
year = { 2016 },
issn = { 0975-8887 },
pages = { 1-7 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume133/number1/23747-2016906943/ },
doi = { 10.5120/ijca2016906943 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-06T23:29:52.820939+05:30
%A Daya Nand Gupta
%A S. R. P. Sinha
%T Design and Simulation of 2:4 Decoder using Hybrid Set-MOS Technology
%J International Journal of Computer Applications
%@ 0975-8887
%V 133
%N 1
%P 1-7
%D 2016
%I Foundation of Computer Science (FCS), NY, USA
Abstract

Single Electron Transistor (SET) is an advanced technology for future low power VLSI devices. SET has high integration density and a low power consumption device. While building logic circuits that comprise only of SETs, it is observed that the gate voltage at the input must be higher than the power supply of SET for better switching characteristics. This limitation of SET in the power and gate supply voltages makes it practically inappropriate to build circuits. An approach to overcome this problem, hybridization of SET and CMOS transistor is implemented. In this paper, different types of hybrid SET-MOS circuits are designed such as inverter and NAND gate and by using above two circuits, 2:4 hybrid SET-MOS decoder is designed and implemented. All the circuits are verified by means of PSpice simulation software version 16.5.

References
  1. Delsing, P., 1992 One-dimensional arrays of small tunnel junctions, in Single Charge Tunneling. Eds. Grabert, H. and Devoret, M. H., Plenum, New York.
  2. Nakazato, K., Thornton, T.J., White, J. and Ahmed, H., 1992 Single-electron effects in a point contact using side-gating in delta-doped layers. Applied Physics Letter, Vol. 61, pp. 3145– 3147.
  3. Likharev, K. K., 1988 Correlated discrete transfer of single electron thin ultra small tunnel junctions. IBM Journal of Research and Development, Vol. 32, pp. 144-158.
  4. Devoret, M.H. and Grabert, H., 1992 Introduction to single charge tunneling in Single Charge Tunneling. Eds. Grabert H. and Devoret M.H. Plenum, New York.
  5. Kulik, I.O. and Shekhter, R.I., 1975 Kinetic phenomena and charge discreteness in granular media. Soviet Physics Journal of Experimental and Theoretical Physics, Vol. 41, pp. 308–316.
  6. Likharev, K. K., 1999 Single-electron devices and their applications. Proceedings of the IEEE, Vol. 87, pp. 606–632.
  7. Durrani Zahid, A.K., 2003 Coulomb Blockade, Single-Electron Transistors and Circuits in Silicon. Physica E, Vol. 17, pp. 572-578.
  8. Klunder, R. H. and Hoekstra, J., 2001 Circuit Architecture Solution for Background Charge Fluctuations in Single Electron Tunneling Transistors. Proceedings of European Conference on Circuit Theory and Design (ECCTD), Vol. 3, pp. 213–216.
  9. Wasshuber, C., Kosina, H. and Selberherr, S., 1997 SIMON – A simulator for single-electron tunnel devices and circuits. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 16, pp. 937–944.
  10. Khoury, M., Gunther, A., Milicic, S., Rack, J., Goodnick, S.M., Vasileska, D., Thornton, T.J. and Ferry ,D.K., 2000 Single-Electron Quantum Dots in Silicon MOS Structures. Applied Physics A, Vol. 71, pp. 415-421.
  11. Yu, Y. S., Hwang, S. W. and Ahn. D., 1999 Macromodeling of Single-Electron Transistors For Efficient Circuit Simulation. IEEE Transactions on Electron Devices, Vol. 46, pp. 1667-1671.
  12. Amakawa, S., Majima H., Fukui, H., Fujishima, M. and Hoh, K., 1998 Single-electron circuit simulation. IEICE Transactions on Electronics, Vol. E81-C, pp. 21–29.
  13. Likharev K.K., Bakhvalov N.S., Kazacha G.S. and Serdyukova S.I., 1989 Single electron tunnel junction array: An electrostatic analog of the Josephson transmission line. IEEE Transactions Magazine, Vol. 25, pp. 1436-1439.
  14. Tucker, J.R., 1992 Complementary digital logic based on the Coulomb blockade. Journal of Applied Physics, Vol. 72, pp. 4399–4413.
  15. Lientschnig, G., Weymann, I., and Hadley P., 2003 Simulating Hybrid Circuits of Single- Electron Transistors and Field-Effect Transistors. Japanese Journal of Applied Physics, Vol. 42, pp. 6467–6472.
  16. Li, Q., Cai, L., Zhou, Y., Wu G. and Wang S., 2008 Design and simulation of logic circuits by combined single-electron MOS transistor structures. Proceedings of IEEE International Conference on Nano/Micro Engineered and Molecular Systems, pp. 210–214.
  17. Venkataratnam, A. and Goel, A. K., 2008 Design and simulation of logic circuits with hybrid architectures of single-electron transistors and conventional MOS devices at room temperature. Microelectronics Journal, Vol. 39, pp. 1461–1468.
Index Terms

Computer Science
Information Sciences

Keywords

Single Electron Transistor (SET) CMOS Coulomb Blockade Orthodox Theory Hybrid SET-MOS Decoder Pspice