CFP last date
20 May 2024
Reseach Article

Fault Simulation of Digital Circuits at Register Transfer Level

by Suma M.S, K.S.Gurumurthy
International Journal of Computer Applications
Foundation of Computer Science (FCS), NY, USA
Volume 30 - Number 7
Year of Publication: 2011
Authors: Suma M.S, K.S.Gurumurthy
10.5120/3657-5112

Suma M.S, K.S.Gurumurthy . Fault Simulation of Digital Circuits at Register Transfer Level. International Journal of Computer Applications. 30, 7 ( September 2011), 1-5. DOI=10.5120/3657-5112

@article{ 10.5120/3657-5112,
author = { Suma M.S, K.S.Gurumurthy },
title = { Fault Simulation of Digital Circuits at Register Transfer Level },
journal = { International Journal of Computer Applications },
issue_date = { September 2011 },
volume = { 30 },
number = { 7 },
month = { September },
year = { 2011 },
issn = { 0975-8887 },
pages = { 1-5 },
numpages = {9},
url = { https://ijcaonline.org/archives/volume30/number7/3657-5112/ },
doi = { 10.5120/3657-5112 },
publisher = {Foundation of Computer Science (FCS), NY, USA},
address = {New York, USA}
}
%0 Journal Article
%1 2024-02-06T20:16:21.453674+05:30
%A Suma M.S
%A K.S.Gurumurthy
%T Fault Simulation of Digital Circuits at Register Transfer Level
%J International Journal of Computer Applications
%@ 0975-8887
%V 30
%N 7
%P 1-5
%D 2011
%I Foundation of Computer Science (FCS), NY, USA
Abstract

As the complexity of Very Large Scale Integration (VLSI) is growing, testing becomes tedious and tougher. As of now fault models are used to test digital circuits at the gate level or below that level. By using fault models at the lower levels, testing becomes cumbersome and will lead to delays in the design cycle. In addition, developments in deep submicron technology provide an opening to new defects. We must develop efficient fault detection and location methods in order to reduce manufacturing costs and time to market. Thus there is a need to look for a new approach of testing the circuits at higher levels to speed up the design cycle. This paper proposes on Register Transfer Level (RTL) modeling for digital circuits and computing the fault coverage. The result obtained through this work establishes that the fault coverage with the RTL fault model is comparable to the gate level fault coverage.

References
  1. J.Bhaskar., 2004, “Verilog HDL Synthesis, A Practical Primer”, BSPublications.
  2. F.Corno, G.Cumani,M.Souxa Reorda,G.Squillero,2000,”An RT-level Fault Model with High Gate Level Correlation “Proceedings of the IEEE International High_Level Design Validation Test Workshop.
  3. Deniziak S,Sapiecha K,” Developing a High-Level Fault Simulation Standard “, Computer ,May 2001,pp 89-90.
  4. Ronald J Hayne and Barry W.Johnson, 1999”Behavioral Fault Modeling in a VHDL Synthesis Environment”, IEEE VLSI Test Symposium.
  5. Weiwei Mao, Ravi K Gulati, 1996,”Improving Gate Level Fault Coverage by RTL Fault Grading”, IEEE Proceedings of the International Test Conference.
  6. Devadas, A.Ghosh, K.Keuter, 1996,”An Observability-Based Code Coverage Metric for Functional Simulation”Proceedings of IEEE/ACM International Conference on Computer Aided Design.
  7. Karunaratne, Sagahyroon, Prodhuturi, 2005,”RTL Fault Modeling”IEEE Circuits and Systems August.
  8. Jose M.Fernandes,Marcelino B.Santos,Arlindo L.Oliveira,Joao C.Teixeira,2006,”IEEE International High Level Design and Test Workshop.
  9. Chen C.H,Noh T.H,1998,”VHDL behavioral ATPG and fault simulation of digital systems”,IEEE transactions Aerospace and Electronic Systems,April,pp 430-447.
  10. P.Goel, 1980,”Test Generation Cost Analysis and Projections,” Design Automation Conference.
  11. Himanshu Bhatnagar, 2000” Advanced ASIC Chip Synthesis “Kluwer Academic Publishers.
  12. P.K.Lala, 1997,”Digital Circuit Testing and Testability, “Academic Press.
Index Terms

Computer Science
Information Sciences

Keywords

Automatic test pattern generation (ATPG) fault coverage fault simulation stuck-at fault RTL